# Lab B3

# TT0L - GROUP 0

| Person 1 | 111111111 |
|----------|-----------|
| Person 2 | 111111111 |

1. Write ARM instructions to store the following block of data (32 bit words) in memory locations starting from 0x6000 to 0x6014. Subsequently, copy the data to the locations 0x7000 to 0x7014.

Data (H): 0x01, 0x02, 0x03, 0x04, 0x05, 0x06

```
R2, #0x6000 ;source address
              MOV
                          R4, #0x0006
              MOV
                          R1, [R2], #0x0004 ;store value of R1 into memory address specified by R2, then increment R2 by 4
4 NEXT
              STR
                          R1, R1, #0x0001 ;add value of R1 and #0x1
R4, R4, #0x0001 ;sub with conditional flag (carry)
              ADD
              SUBS
              CMP
                          R4, #0x0000 ;compare
              BNE
              MOV
                          R2, #0x6000 ;source address
              MOV
                          R3, #0x7000 ;destination address
              MOV
                          R4, #0x0006
13 loop
              LDR
                          R5, [R2], #4 ;get value from memory and load into register, then increment memory address by 4
                          R5, [R3], #4 ;store value from register into memory, then increment memory address by 4 R4, R4, #0x01 ;sub with conditional flag (carry)
              SUBS
              CMP
                          R4, #0x00 ;compare
              BNE
              END
```

| Start address: 0x6 | 000    | End address: 0x7014 |         |        |            |  |
|--------------------|--------|---------------------|---------|--------|------------|--|
| Word Address       | Byte 3 | Byte 2              | Byte 1  | Byte 0 | Word Value |  |
| 0×6000             | 0×0    | 0×0                 | 0×0     | 0×1    | 0x1        |  |
| 0x6004             | 0×0    | 0×0                 | 0×0     | 0x2    | 0x2        |  |
| 0x6008             | 0×0    | 0x0 0x0 0x          |         | 0x3    | 0×3        |  |
| 0x600C             | 0×0    | 0×0                 | 0x0 0x4 |        | 0×4        |  |
| 0x6010             | 0×0    | 0×0                 | 0×0     | 0x5    | 0×5        |  |
| 0x6014             | 0×0    | 0×0                 | 0×0     | 0x6    | 0x6        |  |
| 0x6018             | 0×0    | 0×0                 | 0×0     | 0×0    | 0×0        |  |
| 0×7000             | 0×0    | 0×0                 | 0×0     | 0×1    | 0×1        |  |
| 0×7004             | 0×0    | 0×0                 | 0×0     | 0x2    | 0x2        |  |
| 0×7008             | 0×0    | 0×0                 | 0×0     | 0x3    | 0×3        |  |
| 0×700C             | 0×0    | 0×0                 | 0×0     | 0x4    | 0×4        |  |
| 0x7010             | 0×0    | 0×0                 | 0×0     | 0x5    | 0×5        |  |
| 0x7014             | 0×0    | 0×0                 | 0×0     | 0x6    | 0×6        |  |

2. Modify Question 1 to transfer the data to the locations 0x7000 to 0x7014 in the reverse order.

(E.g. the data byte 06H at location 0x6014 should be stored at location 0x7000.)

```
R2, #0x6000 ;source address
MOV
          R4, #0x0006
MOV
          R1, [R2], #0x00004 ;store value of R1 into memory address specified by R2, then increment R2 by 4
ADD
          R1, R1, #0x0001 ;add value of R1 and #0x1
          R4, R4, #0x0001 ;sub with conditional flag (carry)
SUBS
CMP
          R4, #0x0000 ;compare
BNE
MOV
          R2, #0x6000 ;source address
MOV
          R3, #0x7000 ;destination address
          R4, #0x0006
MOV
          R3, R3, #0x14 ;add #0x14 into #0x7000 (R3) with carry
ADDS
          R5, [R2], #4 ;get value from memory and load into register, then increment memory address by 4
          R5, [R3], \#-4 ;store value from register into memory, then decrement memory address by 4
STR
SUBS
          R4, R4, \#0\times01 ;sub with conditional flag (carry)
CMP
BNE
END
```



- A bus that connects major computer components (processor, memory, I/O) is called a system bus.
  - I. Define the function of the system bus.
    - A bus that connects major computer components
  - ii. List and describe the THREE major modules of the system bus.

#### Data Bus

Data lines that provide a path for moving data among system modules

## Address Bus

Used to designate the source or destination of the data on the data bus

### **Control Bus**

- Used to control the access and the use of the data and address lines
- 4. Assume a three-stage pipeline (fetch, execute and write). Draw a timing diagram to show how many units are needed for three instructions

|               | 1     | 2       | 3       | 4       | 5     |
|---------------|-------|---------|---------|---------|-------|
| Instruction 1 | FETCH | EXECUTE | WRITE   |         |       |
| Instruction 2 |       | FETCH   | EXECUTE | WRITE   |       |
| Instruction 3 |       |         | FETCH   | EXECUTE | WRITE |

5 units are needed for three instructions

5. Assume that a processor employs a memory address register (MAR), a memory buffer register (MBR), a program counter (PC), and an instruction register (IR). List the sequence of events of the instruction cycle (fetch cycle.)

The PC contains the address of the next instruction to be fetched. This address is moved to the MAR and placed on the address bus. The control unit requests a memory read, and the result is placed on the data bus and copied into the MBR and then moved to the IR. Meanwhile, the PC is incremented by 1, preparatory for the next fetch.

- 6. List and describe the SIX status flags of an Intel 8086 microprocessor.
- Carry flag (CF)
  - Carry is generated when performing n bit operations and the result is more than n bits, then this flag is set (1), otherwise, it's cleared (0).
- Parity flag (PF)
  - If after any arithmetic or logical operation the result has even parity, an even number of 1 bit, the parity register is set (1), otherwise it's cleared (0)
- Auxiliary carry flag (AF)
  - AF is set (1) if there is a carry-out from the low nibble into the high nibble or a borrow-in from the high nibble into the low nibble of the lower byte in a 16-bit word; otherwise, AF is cleared (0)
- Zero flag (ZF)

- o ZF is set (1) if the result of an instruction is zero, otherwise, ZF is cleared (0)
- Sign flag (SF)
  - The MSB of the result is copied into SF. Thus, SF is set (1) is the result is a negative number or cleared (0) if it is positive.
- Overflow flag (OF)
  - When OF is set, it indicates that the signed result is out of range. If the result is not out of range, OF remains reset
- 7. Assume there is a four-stage instruction pipeline Fetch (F), Decode (D), Execute (E) and Write (W) running in a microprocessor. Assume that each stage requires one time unit and no branch instruction is involved.
  - I. Based on the answer in (i), how many time units are needed to complete these Six instructions with pipelining?

|       | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
|-------|---|---|---|---|---|---|---|---|---|
| INS 1 | F | D | Е | W |   |   |   |   |   |
| INS 2 |   | F | D | Е | W |   |   |   |   |
| INS 3 |   |   | F | D | E | W |   |   |   |
| INS 4 |   |   |   | F | D | Е | W |   |   |
| INS 5 |   |   |   |   | F | D | E | W |   |
| INS 6 |   |   |   |   |   | F | D | E | W |

T with pipeline = [4+(6-1)] time unit = 9 time unit

II. By using formula, calculate the total time required to execute SIX instructions without pipelining.

$$T_{1,n} = nk\tau$$
  
T without pipeline = 6\*4 time unit  
= 24 time unit

III. Calculate the speedup factor for the same number of instructions.

$$nk/k+(n-1) = 24/9$$
 time unit = 2.67